Transactional Memory (Record no. 84877)
[ view plain ]
000 -LEADER | |
---|---|
fixed length control field | 03240nam a22005055i 4500 |
001 - CONTROL NUMBER | |
control field | 978-3-031-01719-3 |
005 - DATE AND TIME OF LATEST TRANSACTION | |
control field | 20240730163703.0 |
008 - FIXED-LENGTH DATA ELEMENTS--GENERAL INFORMATION | |
fixed length control field | 221111s2007 sz | s |||| 0|eng d |
020 ## - INTERNATIONAL STANDARD BOOK NUMBER | |
ISBN | 9783031017193 |
-- | 978-3-031-01719-3 |
082 04 - CLASSIFICATION NUMBER | |
Call Number | 621.3815 |
100 1# - AUTHOR NAME | |
Author | Larus, James R. |
245 10 - TITLE STATEMENT | |
Title | Transactional Memory |
250 ## - EDITION STATEMENT | |
Edition statement | 1st ed. 2007. |
300 ## - PHYSICAL DESCRIPTION | |
Number of Pages | IV, 226 p. |
490 1# - SERIES STATEMENT | |
Series statement | Synthesis Lectures on Computer Architecture, |
505 0# - FORMATTED CONTENTS NOTE | |
Remark 2 | Introduction -- Programming Transactional Memory -- Software Transactional Memory -- Hardware-Supported Transactional Memory -- Conclusions. |
520 ## - SUMMARY, ETC. | |
Summary, etc | The advent of multicore processors has renewed interest in the idea of incorporating transactions into the programming model used to write parallel programs. This approach, known as transactional memory, offers an alternative, and hopefully better, way to coordinate concurrent threads. The ACI (atomicity, consistency, isolation) properties of transactions provide a foundation to ensure that concurrent reads and writes of shared data do not produce inconsistent or incorrect results. At a higher level, a computation wrapped in a transaction executes atomically - either it completes successfully and commits its result in its entirety or it aborts. In addition, isolation ensures the transaction produces the same result as if no other transactions were executing concurrently. Although transactions are not a parallel programming panacea, they shift much of the burden of synchronizing and coordinating parallel computations from a programmer to a compiler, runtime system, and hardware. The challenge for the system implementers is to build an efficient transactional memory infrastructure. This book presents an overview of the state of the art in the design and implementation of transactional memory systems, as of early summer 2006. |
700 1# - AUTHOR 2 | |
Author 2 | Rajwar, Ravi. |
856 40 - ELECTRONIC LOCATION AND ACCESS | |
Uniform Resource Identifier | https://doi.org/10.1007/978-3-031-01719-3 |
942 ## - ADDED ENTRY ELEMENTS (KOHA) | |
Koha item type | eBooks |
264 #1 - | |
-- | Cham : |
-- | Springer International Publishing : |
-- | Imprint: Springer, |
-- | 2007. |
336 ## - | |
-- | text |
-- | txt |
-- | rdacontent |
337 ## - | |
-- | computer |
-- | c |
-- | rdamedia |
338 ## - | |
-- | online resource |
-- | cr |
-- | rdacarrier |
347 ## - | |
-- | text file |
-- | |
-- | rda |
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1 | |
-- | Electronic circuits. |
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1 | |
-- | Microprocessors. |
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1 | |
-- | Computer architecture. |
650 14 - SUBJECT ADDED ENTRY--SUBJECT 1 | |
-- | Electronic Circuits and Systems. |
650 24 - SUBJECT ADDED ENTRY--SUBJECT 1 | |
-- | Processor Architectures. |
830 #0 - SERIES ADDED ENTRY--UNIFORM TITLE | |
-- | 1935-3243 |
912 ## - | |
-- | ZDB-2-SXSC |
No items available.