Symbolic Parallelization of Nested Loop Programs [electronic resource] /
by Alexandru-Petru Tanase, Frank Hannig, Jürgen Teich.
- 1st ed. 2018.
- XII, 176 p. 33 illus. in color. online resource.
This book introduces new compilation techniques, using the polyhedron model for the resource-adaptive parallel execution of loop programs on massively parallel processor arrays. The authors show how to compute optimal symbolic assignments and parallel schedules of loop iterations at compile time, for cases where the number of available cores becomes known only at runtime. The compile/runtime symbolic parallelization approach the authors describe reduces significantly the runtime overhead, compared to dynamic or just‐in-time compilation. The new, on‐demand fault‐tolerant loop processing approach described in this book protects loop nests for parallel execution against soft errors. .
9783319739090
10.1007/978-3-319-73909-0 doi
Electronic circuits. Microprocessors. Computer architecture. Electronics. Electronic Circuits and Systems. Processor Architectures. Electronics and Microelectronics, Instrumentation.